Show simple item record

dc.contributor.authorCheng, Chih-Chi
dc.contributor.authorTsai, Yi-Min
dc.contributor.authorChen, Liang-Gee
dc.contributor.authorChandrakasan, Anantha P.
dc.date.accessioned2012-08-17T19:26:17Z
dc.date.available2012-08-17T19:26:17Z
dc.date.issued2010-09
dc.date.submitted2010-09
dc.identifier.isbn978-1-4244-5758-8
dc.identifier.issn0886-5930
dc.identifier.urihttp://hdl.handle.net/1721.1/72198
dc.description.abstract3GPP LTE requires a 100 Mbps of peak bandwidth, and the instantaneous throughput demand changes with different applications. Fixed sub-block parallel turbo decoding scheme introduces bit-error rate (BER) performance drop when the block length is short. In this paper, an LTE turbo decoder implemented on a 0.66 mm2 die in a 65 nm CMOS technology is presented. An adaptive sub-block parallel (ASP) decoding scheme that improves the BER performance by up to 2.7 dB while maintaining the same parallelism is developed. A DVFS engine combining with an early-termination scheme is also developed. It generates the supply voltage and the clock rate that lead to the lowest energy consumption given the output bandwidth requirement. The measured energy consumption is 0.077~0.168 nJ per bit per iteration and 0.39~0.85 nJ per bit.en_US
dc.description.sponsorshipMediatek, Inc. Fellowshipen_US
dc.language.isoen_US
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)en_US
dc.relation.isversionofhttp://dx.doi.org/10.1109/CICC.2010.5617396en_US
dc.rightsArticle is made available in accordance with the publisher's policy and may be subject to US copyright law. Please refer to the publisher's site for terms of use.en_US
dc.sourceIEEEen_US
dc.titleA 0.077 to 0.168 nJ/bit/iteration Scalable 3GPP LTE Turbo Decoder with an Adaptive Sub-Block Parallel Scheme and an Embedded DVFS Engineen_US
dc.typeArticleen_US
dc.identifier.citationChih-Chi Cheng et al. “A 0.077 to 0.168 nJ/bit/iteration Scalable 3GPP LTE Turbo Decoder with an Adaptive Sub-block Parallel Scheme and an Embedded DVFS Engine.” 2010 IEEE Custom Integrated Circuits Conference (CICC), 2010. 1–4. © Copyright 2012 IEEEen_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Scienceen_US
dc.contributor.approverChandrakasan, Anantha P.
dc.contributor.mitauthorChandrakasan, Anantha P.
dc.relation.journal2010 IEEE Custom Integrated Circuits Conference (CICC)en_US
dc.eprint.versionFinal published versionen_US
dc.type.urihttp://purl.org/eprint/type/ConferencePaperen_US
dspace.orderedauthorsChih-Chi Cheng; Yi-Min Tsai; Liang-Gee Chen; Chandrakasan, Anantha P.en
dc.identifier.orcidhttps://orcid.org/0000-0002-5977-2748
mit.licensePUBLISHER_POLICYen_US
mit.metadata.statusComplete


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record